DocumentCode :
1143571
Title :
A Graph Model for Pattern-Sensitive Faults in Random Access Memories
Author :
Seth, Sharad C. ; Narayanaswamy, K.
Author_Institution :
Department of Computer Science, University of Nebraska
Issue :
12
fYear :
1981
Firstpage :
973
Lastpage :
977
Abstract :
This correspondence generalizes Hayes\´ recent ideas for generating an optimal transition write sequence which forms the "backbone" of his algorithm for testing semiconductor RAM\´s for pattern-sensitive faults. The generalization, presented in graph theoretic terms, involves two sequential steps. The frmst step results in assigning of a "color" to each memory cell. In the second step, each color is defined as a distinct sequence of bits representing the sequence of states assumed by the correspondingly colored cell. The constraints imposed at each step lead to interesting and general problems in graph theory: the standard graph coloring problem in the first step, and a path projection problem from a binary m-cube to a subcube in the second step. Applications to arbitrary k-cell neighborhoods, and particularly to three-cell neighborhoods are shown.
Keywords :
Coloring algorithm; RAM testing; graph modeling; optimal transition write sequences; single pattern-sensitive faults; Application software; Computer science; Delay; Inspection; Random access memory; Read-write memory; Semiconductor device testing; Spine; Test pattern generators; Writing; Coloring algorithm; RAM testing; graph modeling; optimal transition write sequences; single pattern-sensitive faults;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1981.1675737
Filename :
1675737
Link To Document :
بازگشت