DocumentCode :
1143617
Title :
A 5-GHz CMOS Type-II PLL With Low K_{\\rm VCO} and Extended Fine-Tuning Range
Author :
Bruss, Stephen P. ; Spen, Richard R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California at Davis, Davis, CA, USA
Volume :
57
Issue :
8
fYear :
2009
Firstpage :
1978
Lastpage :
1988
Abstract :
A 5-GHz dual-path integer-N Type-II phase-locked loop (PLL) uses an LC voltage-controlled oscillator and softly switched varactors in an overlapped digitally controlled integral path to allow a large fine-tuning range of approximately 160 MHz while realizing a low susceptibility to noise and spurs by using a low K VCO of 3.2 MHz/V. The reference spur level is less than -70 dBc with a 1-MHz reference frequency and a total loop-filter capacitance of 26 pF. The measured phase noise is -75 and -115 dBc/Hz at 10-kHz and 1-MHz offsets, respectively, using a loop bandwidth of approximately 30 kHz. This 0.25-mm2 PLL is fabricated in a 90-nm digital CMOS process and consumes 11 mW from a 1.2-V supply.
Keywords :
CMOS integrated circuits; MMIC oscillators; phase locked loops; voltage-controlled oscillators; CMOS technology; LC voltage-controlled oscillator; MMIC oscillators; capacitance 26 pF; fine-tuning range; frequency 5 GHz; phase-locked loop; power 11 mW; reference spur level; voltage 1.2 V; $K_{rm VCO}$; CMOS; dual path; integer-$N$ ; loop filter; phase-locked loop (PLL); reference spur; soft switching; softly switched; spur; voltage-controlled oscillator (VCO);
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2009.2025432
Filename :
5170033
Link To Document :
بازگشت