Title :
A VLSI architecture for watermarking in a secure still digital camera (S/sup 2/DC) design
Author :
Mohanty, Saraju P. ; Ranganathan, Nagarajan ; Namballa, Ravi K.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of North Texas, Denton, TX, USA
fDate :
7/1/2005 12:00:00 AM
Abstract :
Watermarking is the process that embeds data called a watermark, a tag, or a label into a multimedia object, such as images, video, or text, for their copyright protection. According to human perception, the digital watermarks can be divided into four categories.. A watermark is a secondary translucent image overlaid into the primary image and appears to a viewer on a careful inspection. The in watermark is embedded in such a way that the modifications made to the pixel value is perceptually not noticed, and it can be recovered only with an appropriate decoding mechanism. This paper presents a new very large scale integration (VLSI) architecture for implementing two digital image watermarking schemes. The proposed architecture is designed to aim at easy integration into any existing digital camera framework. To the authors´ knowledge, this is the first VLSI architecture for implementing watermarking schemes. A prototype chip consisting of 28 469 gates is implemented using 0.35-/spl mu/ technology, which consumes 6.9-mW power while operating at 292 MHz.
Keywords :
VLSI; cameras; copyright; image coding; watermarking; VLSI architecture; copyright protection; digital image watermarking; secure still digital camera design; very large scale integration; Computer science; Copyright protection; Decoding; Digital cameras; Digital images; Humans; Inspection; Multimedia systems; Very large scale integration; Watermarking; Digital watermarking; JPEG encoder; and in watermarking; spatial-domain watermarking; still digital camera;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2005.850095