DocumentCode :
1145224
Title :
Analysis and comparison on full adder block in submicron technology
Author :
Alioto, Massimo ; Palumbo, Gaetano
Author_Institution :
Dipt. Elettrico Elettronico e Sistemistico, Univ. of Catania, Italy
Volume :
10
Issue :
6
fYear :
2002
Firstpage :
806
Lastpage :
823
Abstract :
In this paper the main topologies of one-bit full adders, including the most interesting of those recently proposed, are analyzed and compared for speed, power consumption, and power-delay product. The comparison has been performed on two classes of circuits, the former with minimum transistor size to minimize power consumption, the latter with optimized transistor dimension to minimize power-delay product. The investigation has been carried out with properly defined simulation runs on a Cadence environment using a 0.35-/spl mu/m process, also including the parasitics derived from layout. Performance has been also compared for different supply voltage values. Thus design guidelines have been derived to select the most suitable topology for the design features required. This paper also proposes a novel figure of merit to realistically compare n-bit adders implemented as a chain of one-bit full adders. The results differ from those previously published both for the more realistic simulations carried out and the more appropriate figure of merit used. They show that, except for short chains of blocks or for cases where minimum power consumption is desired, topologies with only pass transistors or transmission gates are not attractive. In contrast, the most interesting implementations in terms of trade off between power and delay are the traditional CMOS and mirror topologies. Moreover, the dual-rail domino and the CPL allow the best speed performance.
Keywords :
CMOS logic circuits; VLSI; adders; circuit simulation; delay estimation; digital arithmetic; integrated circuit layout; low-power electronics; network topology; performance evaluation; 0.35 micron; CMOS digital ICs; CPL; Cadence environment; VLSI; design guidelines; digital arithmetic; dual-rail domino; figure of merit; full adder block; mirror topology; one-bit adders; optimized transistor dimension; parasitics; performance analysis; power consumption; power-delay product; simulation; speed; submicron technology; Adders; CMOS digital integrated circuits; Circuit simulation; Circuit topology; Delay; Digital arithmetic; Energy consumption; Guidelines; Mirrors; Voltage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2002.808446
Filename :
1178851
Link To Document :
بازگشت