DocumentCode :
1146360
Title :
MP/C: A Multiprocessor/Computer Architecture
Author :
Arden, Bruce W. ; Ginosar, Ran
Author_Institution :
Department of Electrical Engineering and Computer Science, Princeton University
Issue :
5
fYear :
1982
fDate :
5/1/1982 12:00:00 AM
Firstpage :
455
Lastpage :
473
Abstract :
A computer architecture for concurrent computing is proposed which has the shared memory aspect of tightly coupled multiprocessor systems and also the connection simplicity associated with message-connected, loosely-coupled multicomputer systems. A large address space is dynamically partitioned into contiguous segments that can be accessed by a single processor. The partitioning is accomplished by switching the system buses. The completion of a concurrent process is signaled by a processor´s return to an idle state and the reattachment of its memory segment to the neighboring active processor. In effect, the assignment of an address sequence and the activation of a processor is a process-fork operation, and the processor deactivation and memory segment reattachment is a process-join. Following a description of the MP/C structure and operation, programming conventions are explained and demonstrated. Applications include tree-structured multiprocessing, recursive and nondeterministic procedures, very high precision numerical calculations, process-structured operating systems, and others. The linear MP/C structure is extensible to higher dimensions. A two-dimensional system is described and its application is discussed. Finally, performance issues are presented, and the MP/C architecture is compared with related designs.
Keywords :
Computer architecture; multicomputers; multiprocessors; supersystems; switched bus; tree-structured computer; Circuits; Computer architecture; Concurrent computing; Frequency synchronization; Message passing; Multiprocessing systems; Operating systems; Radio access networks; Signal processing; System buses; Computer architecture; multicomputers; multiprocessors; supersystems; switched bus; tree-structured computer;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1982.1676022
Filename :
1676022
Link To Document :
بازگشت