DocumentCode :
1146483
Title :
A VLSI Residue Arithmetic Multiplier
Author :
Taylor, Fred J.
Author_Institution :
Department of Electrical and Computer Engineering, University of Cincinnati
Issue :
6
fYear :
1982
fDate :
6/1/1982 12:00:00 AM
Firstpage :
540
Lastpage :
546
Abstract :
Recently, residue arithmetic has received increased attention in the open literature. Using table lookup methods and high-speed memory, modular arithmetic has been demonstrated. However, the memory size limitation of ECL, bipolar, and high-speed MOS limits the admissible size of the moduli used in the numbering system. In this paper the moduli size limitation is overcome using VLSI technology, special architectures, and moduli choice. A residue multiplier having a 48–72 bit dynamic range, capable of performing 10M multiplication/s is reported.
Keywords :
Modular arithmetic; multiplication; residue arithmetic; Computer architecture; Costs; Digital arithmetic; Dynamic range; Electronics packaging; Power demand; Power dissipation; Signal processing; Table lookup; Very large scale integration; Modular arithmetic; multiplication; residue arithmetic;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1982.1676036
Filename :
1676036
Link To Document :
بازگشت