Title :
Interconnect accelerating techniques for sub-100-nm gigascale systems
Author :
Huang, Hong-Yi ; Chen, Shih-Lun
Author_Institution :
Dept. of Electron. Eng., Fu-Jen Catholic Univ., Taiwan, Taiwan
Abstract :
This work describes new circuits called capacitor coupling trigger and capacitor coupling accelerator (CCA) circuits used to reduce the long interconnect RC delay in sub-100-nm processes. The proposed circuits use capacitors to split the output driving paths to eliminate the short-circuit current and thus improve the signal transition time. Besides, the capacitor coupling technique is applied to adjust the gate threshold voltage of the proposed circuits and isolate the input signal from the output driving transistors. The proposed circuits are faster than the prior circuits. Furthermore, the CCA can be applied to bi-directional interface, multiports bus, field-programmable gate array interconnections, and complex dynamic logic circuits.
Keywords :
capacitors; coupled circuits; delay circuits; integrated circuit interconnections; short-circuit currents; trigger circuits; 100 nm; RC delay circuits; bidirectional interface; capacitor coupling accelerator circuits; capacitor coupling trigger circuits; complex dynamic logic circuits; field programmable gate array interconnections; gate threshold voltage; gigascale systems; interconnect accelerating techniques; multiports bus; output driving paths; output driving transistors; short circuit current; signal transition time; Acceleration; Bidirectional control; Capacitors; Coupling circuits; Delay; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Logic circuits; Threshold voltage; Accelerator; capacitor coupling; gigascale systems; interconnect; receivers;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2004.836311