DocumentCode :
1148170
Title :
Virtual fine delay line using one-stage inverter delay
Author :
Jang, Seong-Jin ; Jun, Young-Hyun ; Cho, Soo-In
Author_Institution :
Samsung Electron. Co. Ltd., Gyeonggi, South Korea
Volume :
39
Issue :
2
fYear :
2003
fDate :
1/23/2003 12:00:00 AM
Firstpage :
189
Lastpage :
190
Abstract :
A virtual fine delay line (VFDL) using only two ring oscillators and counters can cover a wide frequency operation range clock without adding any additional delay line stage. The proposed ring oscillator can easily make a unit delay as a one-stage inverter. The VFDL achieves fine resolution of less than 60 ps and small circuit area with two clock cycles lock-in time.
Keywords :
clocks; counting circuits; delay lines; logic gates; circuit area; clock cycles lock-in time; counters; one-stage inverter; one-stage inverter delay; resolution; ring oscillators; unit delay; virtual fine delay line;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20030172
Filename :
1179509
Link To Document :
بازگشت