DocumentCode :
1148257
Title :
Certified timing verification and the transition delay of a logic circuit
Author :
Devadas, Srinivas ; Keutzer, Kurt ; Malik, S. ; Wang, Albert
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
Volume :
2
Issue :
3
fYear :
1994
Firstpage :
333
Lastpage :
342
Abstract :
Most research in timing verification has implicitly assumed a single vector floating mode computation of delay which is an approximation of the multivector transition delay. In this paper we examine the transition delay of a circuit and demonstrate that the transition delay of a circuit can differ from the floating delay of a circuit. We then provide a procedure for directly calculating the transition delay of a circuit. The most practical benefit of this procedure is the fact that it not only results in a delay calculation but outputs a vector sequence that may be timing simulated to certify static timing verification.<>
Keywords :
circuit analysis computing; delays; logic circuits; certified timing verification; logic circuit; transition delay; vector sequence; Circuit analysis; Circuit simulation; Computational modeling; Delay; Design automation; Logic circuits; Manufacturing; SPICE; Timing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.311642
Filename :
311642
Link To Document :
بازگشت