DocumentCode :
1148429
Title :
Low-Power Supply-Regulation Techniques for Ring Oscillators in Phase-Locked Loops Using a Split-Tuned Architecture
Author :
Arakali, Abhijith ; Gondi, Srikanth ; Hanumolu, Pavan Kumar
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
44
Issue :
8
fYear :
2009
Firstpage :
2169
Lastpage :
2181
Abstract :
A supply-regulated phase-locked loop (PLL) employs a split-tuned architecture to decouple the tradeoff between supply-noise rejection performance and power consumption. By placing the regulator in the low-bandwidth coarse loop, the proposed PLL architecture allows us to maximize its bandwidth to suppress the oscillator phase noise with neither the power supply-noise rejection nor the power dissipation of the regulator being affected. A replica-based regulator introduces a low-frequency pole in its supply-noise transfer function and avoids degradation of supply-noise rejection beyond the regulator-loop´s dominant pole frequency. The prototype PLL fabricated in a 0.18 mum digital CMOS process operates from 0.5 to 2.5 GHz. At 1.5 GHz, the proposed PLL achieves 1.9 ps long-term rms jitter and a worst case supply-noise sensitivity of -28 dB (0.5 rad/V), an improvement of 20 dB over conventional solutions, while consuming 2.2 mA from a 1.8 V supply.
Keywords :
jitter; oscillators; phase locked loops; current 2.2 mA; digital CMOS process; frequency 0.5 GHz to 2.5 GHz; low-bandwidth coarse loop; low-frequency pole; low-power supply-regulation techniques; noise figure -28 dB to 20 dB; phase-locked loops; power consumption; replica-based regulator; ring oscillators; size 0.18 mum; split-tuned architecture; supply-noise rejection performance; supply-noise transfer function; time 1.9 ps; voltage 1.8 V; Bandwidth; Degradation; Energy consumption; Phase locked loops; Phase noise; Power dissipation; Power supplies; Regulators; Ring oscillators; Transfer functions; Ring oscillator; phase-locked loop; split-tuning; supply-noise sensitivity; voltage regulator;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2022916
Filename :
5173751
Link To Document :
بازگشت