Title :
Low complexity synchronization design of an OFDM receiver for DVB-T/H
Author :
Wei, Ting-Chen ; Liu, Wei-Chang ; Tseng, Chi-Yao ; Jou, Shyh-Jye
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
5/1/2009 12:00:00 AM
Abstract :
In this paper, an OFDM baseband receiver for DVB-T/H is presented. The receiver contains four synchronizations, an OFDM symbol synchronization, a carrier synchronization, a sampling clock synchronization and a scattered pilots synchronization. This paper proposes several novel designs to reduce the synchronization latency and hardware complexity. The carrier and clock synchronization loops are fully digitalized schemes. The scattered pilots synchronization adopts a two stages scheme to reduce the detection latency. In addition, the pre-filling scheme reduces the latency of channel estimation. The design result shows that the equivalent gate count is about 810 K gates including 102.8 KB memory.
Keywords :
OFDM modulation; channel estimation; digital video broadcasting; DVB-T-H; OFDM baseband receiver; carrier synchronization loops; channel estimation; detection latency; hardware complexity; low complexity synchronization design; memory size 102.8 KByte; pre-filling scheme; sampling clock synchronization; scattered pilots synchronization; synchronization latency; Baseband; Channel estimation; Clocks; Delay; Digital video broadcasting; Hardware; OFDM; Sampling methods; Scattering; Synchronization; OFDM, Synchronization, DVB;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2009.5174401