DocumentCode :
1149258
Title :
An all digital receiver architecture for bandwidth efficient transmission at high data rates
Author :
Ascheid, Gerd ; Oerder, Martin ; Stahl, Johannes ; Meyr, Heinrich
Author_Institution :
Aachen Univ. of Technol., West Germany
Volume :
37
Issue :
8
fYear :
1989
fDate :
8/1/1989 12:00:00 AM
Firstpage :
804
Lastpage :
813
Abstract :
Using the maximum-likelihood approach, algorithms for detection and synchronization are derived that are well suited for VLSI implementation. Special emphasis is placed on an all-digital implementation where carrier and clock synchronization do not require a feedback of signals to the analog part, which simplifies the analog front-end design (mixing oscillator and A/D converter sampling clock run at fixed frequency). An important advantage of the proposed algorithms is that a high clock rate is not required; only two-four times the symbol rate is needed, depending on amplitude quantization. Implementation aspects, e.g. architecture, and quantization, are considered. A prototype is described which was implemented to prove the feasibility of the concept and to evaluate the performance under practical conditions
Keywords :
data communication equipment; decoding; digital communication systems; phase modulation; phase shift keying; radio receivers; signal detection; synchronisation; PSK; VLSI implementation; analog front-end design; bandwidth efficient transmission; continuous phase modulation; decoding; detection; digital receiver architecture; high data rates; maximum-likelihood approach; quantization; synchronization; Bandwidth; Clocks; Feedback; Frequency synchronization; Maximum likelihood detection; Oscillators; Quantization; Sampling methods; Signal design; Very large scale integration;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/26.31179
Filename :
31179
Link To Document :
بازگشت