DocumentCode :
1149622
Title :
Dynamic Memory Interconnections for Rapid Access
Author :
Iyer, Balakrishna R. ; Sinclair, J. Bartlett
Author_Institution :
IBM T. J. Watson Research Center
Issue :
10
fYear :
1984
Firstpage :
923
Lastpage :
927
Abstract :
In this correspondence we consider a model for dynamic memories that are characterized by small cell fan-out and a small number of I/O ports. Many schemes have been proposed in the literature to interconnect dynamic memory cells. These usually exhibit a tradeoff between random and block access times. We propose a scheme that combines the interconnection scheme of a previous work with the idea of interleaving. With this we show that both random and block access times can be optimized. We analyze access times for our scheme and compare them to those for other schemes in the literature. We define delay between two block accesses and compare the dynamic memory organization schemes on the basis of delay.
Keywords :
Access algorithm; access times; dynamic memories; interconnection networks; Delay; Heuristic algorithms; Interleaved codes; Magnetic cores; Magnetic domains; Magnetic semiconductors; Multiprocessor interconnection networks; Read-write memory; Registers; Space technology; Access algorithm; access times; dynamic memories; interconnection networks;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1984.1676354
Filename :
1676354
Link To Document :
بازگشت