DocumentCode :
1149783
Title :
Measuring the Parallelism Available for Very Long Instruction Word Architectures
Author :
Nicolau, Alexandru ; Fisher, Joseph A.
Author_Institution :
Department of Computer Science, Cornell University
Issue :
11
fYear :
1984
Firstpage :
968
Lastpage :
976
Abstract :
Long instruction word architectures, such as attached scientific processors and horizontally microcoded CPU´s, are a popular means of obtaining code speedup via fine-grained parallelism. The falling cost of hardware holds out the hope of using these architectures for much more parallelism. But this hope has been diminished by experiments measuring how much parallelism is available in the code to start with. These experiments implied that even if we had infinite hardware, long instruction word architectures could not provide a speedup of more than a factor of 2 or 3 on real programs.
Keywords :
Memory antialiasing; VLIW (very long instruction word) architectures; microcode; multiprocessors; parallelism; trace scheduling; Compaction; Computer science; Costs; Dynamic compiler; Dynamic scheduling; Hardware; Measurement standards; Parallel processing; Testing; VLIW; Memory antialiasing; VLIW (very long instruction word) architectures; microcode; multiprocessors; parallelism; trace scheduling;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1984.1676371
Filename :
1676371
Link To Document :
بازگشت