DocumentCode :
1150386
Title :
A Computer Aided Procedure for Performing Static Loading Validation of Digital Logic Systems
Author :
Rosenberger, Fred U. ; Wann, Donald F.
Author_Institution :
Department of Electrical Engineering and the Institute for Biomedical Computing, Washington University
Issue :
4
fYear :
1984
fDate :
4/1/1984 12:00:00 AM
Firstpage :
301
Lastpage :
313
Abstract :
A logic network is modeled with logic elements and a set of junctions formed by the interconnection of logic element pins. Electrical models for logic element pins are developed that include appropriate current and voltage parameters, and a consistent set of nomenclature for these parameters is introduced. An algorithm is then presented that can be used to determine the ability of ap element pin to force its junction to one or both of its valid logic states. The junctions may include bidirectional logic elements and wired-high and wired-low configurations. The algorithm evaluates every junction in the network and produces both error (fatal failure) and warning (possible failure) messages for each junction. This can be viewed as a "loading check" on the network. The noise margin for each junction is also computed and compared to a preselected value. Examples of the application of this algorithm on practical TTL circuits are presented.
Keywords :
Computer aided design; digital design aids; fan-out computations; loading; logic design aids; static loading validation; Circuit noise; Digital circuits; Integrated circuit interconnections; Logic circuits; Logic design; Logic devices; Logic testing; Pins; Process design; Voltage control; Computer aided design; digital design aids; fan-out computations; loading; logic design aids; static loading validation;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1984.1676435
Filename :
1676435
Link To Document :
بازگشت