DocumentCode :
1151084
Title :
A comprehensive study of suppression of boron penetration by amorphous-Si gate in P+-gate PMOS devices
Author :
Lin, Chih-Yung ; Juan, Kuei-Chi ; Chang, Chun-Yen ; Pan, F.-M. ; Chou, P.F. ; Hung, S.F. ; Chen, L.J.
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
42
Issue :
12
fYear :
1995
fDate :
12/1/1995 12:00:00 AM
Firstpage :
2080
Lastpage :
2088
Abstract :
This paper presents a comprehensive study of the impact of the silicon gate structure on the suppression of boron penetration in p+-gate devices. The characteristics and reliability for different gate structures (poly-Si, α-Si, poly-Si/poly-Si, poly-Si/α-Si, α-Si/poly-Si, and α-Si/α-Si) in p + polygate PMOS devices are investigated in detail. The suppression of boron penetration by the nitrided gate oxide is also discussed. The comparison is based on flatband voltage shift as well as the value of charge to breakdown. Results show that the effect of boron diffusion through the thin gate oxide in p+ polygate PMOS devices can be significantly suppressed by employing the as-deposited amorphous silicon gate. Stacked structures can also be employed to suppress boron penetration at the expense of higher polygate resistance. The single layer as-deposited amorphous silicon is a suitable silicon gate material in the p+-gate PMOS device for future dual-gate CMOS process. In addition, by employing a long time annealing at 600°C prior to p+-gate ion implantation and activation, further improvements in suppression of boron penetration, polygate resistance, and gate oxide reliability can be achieved for the as-deposited amorphous-Si gate. Modifying the silicon gate structure instead of the gate dielectrics is an effective approach to suppress the boron penetration effect
Keywords :
MOS capacitors; MOSFET; annealing; diffusion; ion implantation; semiconductor device reliability; 600 C; B diffusion; B penetration suppression; MOS capacitors; P-MOSFET; Si gate structure; Si-SiO2; amorphous-Si gate; charge to breakdown; dual-gate CMOS process; flatband voltage shift; gate oxide reliability; long time annealing; nitrided gate oxide; p+ polygate PMOS devices; p+-gate ion implantation; polygate resistance; stacked structures; Amorphous silicon; Annealing; Boron; Breakdown voltage; CMOS process; Capacitance-voltage characteristics; Dielectrics; Electron traps; Hydrogen; Ion implantation; MOS capacitors; MOS devices; Oxidation; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.477764
Filename :
477764
Link To Document :
بازگشت