DocumentCode :
1151764
Title :
Modeling and Test Generation Algorithms for MOS Circuits
Author :
Jain, Sunil K. ; Agrawal, Vishwani D.
Author_Institution :
AT& T Bell Laboratories
Issue :
5
fYear :
1985
fDate :
5/1/1985 12:00:00 AM
Firstpage :
426
Lastpage :
433
Abstract :
An application of the D-algorithm in generating tests for MOS circuit faults is described. The MOS circuits considered are combinational and acyclic but may contain transmission gates and buses. Tests are generated for both the stuck type faults and the transistor faults (open and short). A logic model is derived for the MOS circuits. In addition to the conventional logic gates, a new type of modeling block is used to represent the "memory" state caused by the "open" transistors. Every fault, whether a stuck type fault or a transistor fault, is represented in the model as a stuck fault at a certain gate input. For generating tests, however, the D-algorithm needs modification. The singular cover and the D-cubes for the new gate include some memory states. To handle the memory state, an initialization procedure has been added to the consistency part of the D-algorithm. The procedure of modeling and test generation is finally extended to transmission gates and buses.
Keywords :
D-algorithm; MOS circuits; integrated circuit testing; test generation; transistor faults; CMOS technology; Circuit faults; Circuit testing; Integrated circuit interconnections; Integrated circuit testing; Logic circuits; Logic gates; MOS devices; MOSFETs; Switches; D-algorithm; MOS circuits; integrated circuit testing; test generation; transistor faults;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1985.1676582
Filename :
1676582
Link To Document :
بازگشت