DocumentCode :
1151962
Title :
A di/dt Compensation Technique in Delay Testing by Disconnecting Power Pins
Author :
Baeg, Sanghyeon
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Hanyang Univ., Ansan, South Korea
Volume :
58
Issue :
10
fYear :
2009
Firstpage :
3450
Lastpage :
3456
Abstract :
Scan-based delay testing increases power consumption, particularly peak power, due to excessive simultaneous signal switching. The instantaneous current changes increase the ground level during signal switching, slowing down the operational speed. When the switching activity increases during test operations, it is necessary to pay special attention to determine whether the speed failures are due to extra switching, since the blind application of delay testing can greatly affect the yield of a device. This paper demonstrates that cycle time adjustment is best suited to compensate for the timing issues resulting from the higher switching activity in delay testing. In the proposed method, the power pins are disconnected in an increasing number to find a proper level of cycle period adjustment. The power pins of a chip are experimentally disconnected to observe the ground bounce behavior, which is also demonstrated in simulations. The experimental results also demonstrate that the proposed method can avoid the problem of abandoning good devices by cycle adjustment.
Keywords :
integrated circuit testing; microprocessor chips; timing; delay default; di/dt compensation technique; power pins; scan-based delay testing; signal switching; $di/dt$; Delay fault; peak power; pin inductance;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2009.2017664
Filename :
5175335
Link To Document :
بازگشت