Title :
Dopant-Segregated Schottky Source/Drain Double-Gate MOSFET Design in the Direct Source-to-Drain Tunneling Regime
Author :
Vega, Reinaldo A. ; Liu, Kevin ; Liu, Tsu-Jae King
Author_Institution :
Electr. Eng. & Comput. Sci. Dept., Univ. of California at Berkeley, Berkeley, CA, USA
Abstract :
The effect of direct source-to-drain tunneling (DSDT) on dopant-segregated Schottky (DSS) source/drain double-gate MOSFET design is investigated. In the DSDT regime, graded source/drain doping profiles offer improved device performance due to increased DSDT barrier width. Non-zero Schottky barrier heights also offer some performance improvement for the same reason, but high-k gate-sidewall spacers are a much better alternative. Ultimately, DSDT and short channel effects will limit the scaling of the (off -state) electrical channel length, which is determined by the source-to-drain contact spacing and fringing field effects such as gate sidewall coupling and silicide gating. Although the physical gate length can be scaled below 3 nm with little DSDT-induced performance degradation, the lower limit for source-to-drain contact spacing is projected to be ~ 11 nm.
Keywords :
MOSFET; Schottky barriers; semiconductor doping; tunnelling; direct source-to-drain tunneling; dopant-segregated Schottky; electrical channel length; fringing field effects; non-zero Schottky barrier heights; source-to-drain contact spacing; source/drain double-gate MOSFET; Contacts; Decision support systems; Degradation; Doping profiles; High K dielectric materials; High-K gate dielectrics; MOSFET circuits; Schottky barriers; Silicides; Tunneling; Direct source-to-drain tunneling (DSDT); FinFET; Schottky barrier (SB); dopant segregation; double-gate; ultra-thin body;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2009.2026318