DocumentCode :
1152502
Title :
Static Phase Offset in a Multiplying Phase Detector
Author :
Carr, John ; Frank, Brian
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, ON, Canada
Volume :
19
Issue :
8
fYear :
2009
Firstpage :
518
Lastpage :
520
Abstract :
This article analyzes the static phase offset DeltaPhiO of a Gilbert cell phase detector, and attributes the majority of the offset to intrinsic channel transit time. A 6.5 GHz phase detector fabricated in a standard 0.18 mum CMOS technology is used for the study. The static phase offset is broken down into layout and intrinsic contributions, and a simple model is used to calculate the intrinsic component. The use of analytical equations for current and intrinsic phase offset results in prediction of the intrinsic static phase offset to within 12% for the current ranges considered. The use of the intrinsic model with extracted parasitics is then shown via analysis, simulation and experimental data to be useful in predicting the phase detector static phase offset. The analysis, confirmed by measurements, indicates the degree to which the static phase offset can be reduced by increasing the tail bias current.
Keywords :
phase detectors; phase locked loops; semiconductor device models; transit time devices; CMOS technology; Gilbert cell phase detector; channel transit time; frequency 6.5 GHz; static phase offset; CMOS; mixer; phase detector;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2009.2024844
Filename :
5175384
Link To Document :
بازگشت