Title :
Deductive Fault Simulation of Internal Faults of Inverter-Free Circuits and Programmable Logic Arrays
Author_Institution :
Department of Electrical Engineering, The Ohio State University
Abstract :
A method for the deductive fault simulation of faults in inverter-free circuits is presented. It is shown that in an inverter-free circuit, fault lists on lines with complementary logic values are disjoint, and fault list calculations can be done by performing fewer set operations compared to conventional gate level deductive simulation. Applications of the method to programmable logic arrays (PLA´s) and deductive fault simulation of PLA faults are discussed.
Keywords :
Deductive simulation; fault simulation; inverter-free circuits; programmable logic arrays; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Digital systems; Equations; Fault diagnosis; Logic circuits; Programmable logic arrays; Pulse inverters; Deductive simulation; fault simulation; inverter-free circuits; programmable logic arrays;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1986.1676661