DocumentCode :
1153082
Title :
Trimming analog circuits using floating-gate analog MOS memory
Author :
Carley, L. Richard
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Volume :
24
Issue :
6
fYear :
1989
fDate :
12/1/1989 12:00:00 AM
Firstpage :
1569
Lastpage :
1575
Abstract :
A floating-gate MOS analog memory circuit that can be electrically programmed for positive and negative voltage changes and that can be fabricated in a standard CMOS IC process is described. Unlike existing electrically erasable floating-gate memory circuits, this circuit does not require special fabrication techniques like ultrathin tunneling oxides or textured polysilicon. Instead, mask geometry is used to cause field-enhanced Fowler-Nordheim tunneling of electrons from a floating gate. Retention measurements at elevated temperatures indicate that the loss of floating-gate charge should be less than 0.1% over a ten-year period at temperatures below 100°C. One limitation of this structure is that the rate of change of the floating-gate voltage can be quite small (e.g. 10 mV/s). A general trimming circuits, whose novel feature is that any number of trimming circuits can be independently and simultaneously adjusted across an entire IC, has been incorporated into a prototype CMOS op amp to decrease its input offset voltage from 10 mV to less than 0.5 mV
Keywords :
CMOS integrated circuits; MOS integrated circuits; analogue storage; integrated circuit technology; linear integrated circuits; stability; tunnelling; MOS transistors; MOSFETS; analog MOS memory; charge retention; current injector structure; electrically erasable memory circuits; electrically programmed; electron tunnelling; endurance; field-enhanced Fowler-Nordheim tunneling; floating-gate; mask geometry; negative voltage changes; precision analogue circuit implementation; prototype CMOS op amp; stability; standard CMOS IC process; trimming circuits; Analog circuits; Analog memory; CMOS analog integrated circuits; CMOS integrated circuits; CMOS memory circuits; CMOS process; Nonvolatile memory; Temperature measurement; Tunneling; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.44992
Filename :
44992
Link To Document :
بازگشت