DocumentCode :
1153196
Title :
Reverse-order-restoration-based static test compaction for synchronous sequential circuits
Author :
Guo, Ruifeng ; Reddy, Sudhakar M. ; Pomeranz, Irith
Volume :
22
Issue :
3
fYear :
2003
fDate :
3/1/2003 12:00:00 AM
Firstpage :
293
Lastpage :
304
Abstract :
We present a new static test sequence compaction procedure called reverse-order-restoration (ROR) for synchronous sequential circuits. It improves the efficiency of the basic vector restoration-based compaction procedure by reversing the order of the vectors in the original test sequence. This reduces the number of faults to be resimulated after every restoration step. We extend the ROR procedure to a class of radix reverse order vector restoration procedures. These procedures dynamically increase the number of vectors to be restored in each step and, thus, speed up the vector restoration process. We also investigate techniques to improve the compaction levels achieved by the ROR-based compaction procedure. By combining reverse order vector restoration and vector omission, higher compaction levels are achieved. Experimental results on test sequences generated by several test generators show the effectiveness of the proposed techniques.
Keywords :
VLSI; automatic test pattern generation; integrated circuit testing; integrated logic circuits; logic testing; sequential circuits; ATPG; mixed mode compaction algorithm; reverse-order-restoration; static test sequence compaction procedure; synchronous sequential circuits; vector omission; vector restoration-based compaction procedure; Circuit faults; Circuit testing; Cities and towns; Compaction; Costs; Helium; Sequential analysis; Sequential circuits; Test data compression; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2002.807885
Filename :
1182074
Link To Document :
بازگشت