DocumentCode :
1153654
Title :
Cross-Abstraction Functional Verification and Performance Analysis of Chip Multiprocessor Designs
Author :
Madl, Gabor ; Pasricha, Sudeep ; Dutt, Nikil ; Abdelwahed, Sherif
Author_Institution :
Dept. of Comput. Sci., Univ. of California, Irvine, CA, USA
Volume :
5
Issue :
3
fYear :
2009
Firstpage :
241
Lastpage :
256
Abstract :
This paper introduces the cross-abstraction real-time analysis (Carta) framework for the model-based functional verification and performance estimation of chip multiprocessors (CMPs) utilizing bus matrix (crossbar switch) interconnection networks. We argue that the inherent complexity in CMP designs requires the synergistic use of various models of computation to efficiently manage the tradeoffs between accuracy and complexity. Our approach builds on domain-specific modeling languages (DSMLs) driving an open-source tool-chain that provides a cross-abstraction bridge between the finite-state machine (FSM), discrete-event (DE), and timed automata (TA) models of computation, and utilizes multiple model checkers to analyze formal properties at the cycle-accurate and transaction-level abstractions. The cross-abstraction analysis exploits accuracy for functional verification, and achieves significant speedups for performance estimation with marginal accuracy loss. We demonstrate results on an industrial strength networking CMP design utilizing a bus matrix interconnection network. To the best of our knowledge, the Carta framework is the first model-based tool-chain that utilizes multiple abstractions and model checkers for the comprehensive and formal functional verification, performance estimation, and real-time verification of bus matrix-based CMP designs.
Keywords :
formal verification; logic design; microprocessor chips; multiprocessor interconnection networks; real-time systems; specification languages; transaction processing; CMP designs; Carta framework; bus matrix interconnection networks; chip multiprocessor designs; cross-abstraction functional verification; cross-abstraction real-time analysis; crossbar switch; discrete-event model; domain-specific modeling languages; finite-state machine; formal functional verification; industrial strength networking CMP design; model checkers; model-based functional verification; open-source tool-chain; performance analysis; performance estimation; real-time verification; timed automata model; transaction-level abstractions; Bus matrix interconnect; chip multiprocessor (CMP); model checking; performance analysis; real-time;
fLanguage :
English
Journal_Title :
Industrial Informatics, IEEE Transactions on
Publisher :
ieee
ISSN :
1551-3203
Type :
jour
DOI :
10.1109/TII.2009.2026896
Filename :
5175491
Link To Document :
بازگشت