DocumentCode :
1153971
Title :
Parallel embedded block coding architecture for JPEG 2000
Author :
Fang, Hung-Chi ; Chang, Yu-Wei ; Wang, Tu-Chih ; Lian, Chung-Jr ; Chen, Liang-Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
15
Issue :
9
fYear :
2005
Firstpage :
1086
Lastpage :
1097
Abstract :
This paper presents a parallel architecture for the Embedded Block Coding (EBC) in JPEG 2000. The architecture is based on the proposed word-level EBC algorithm. By processing all the bit planes in parallel, the state variable memories for the context formation (CF) can be completely eliminated. The length of the FIFO (first-in first-out) between the CF and the arithmetic encoder (AE) is optimized by a reconfigurable FIFO architecture. To reduce the hardware cost of the parallel architecture, we proposed a folded AE architecture. The parallel EBC architecture can losslessly process 54 MSamples/s at 81 MHz, which can support HDTV 720p resolution at 30 frames/s.
Keywords :
arithmetic codes; block codes; image coding; image resolution; optimisation; parallel architectures; 81 MHz; JPEG 2000; arithmetic encoder; bit planes; context formation; first-in first-out; image processing; image resolution; parallel embedded block coding architecture; Block codes; Costs; Discrete wavelet transforms; Educational institutions; Hardware; Image coding; Image storage; Parallel architectures; Resilience; Transform coding; Discrete wavelet transform (DWT); EBC with optimized truncation (EBCOT); JPEG 2000; embedded block coding (EBC); image processing; parallel processing;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2005.852618
Filename :
1501877
Link To Document :
بازگشت