Title : 
Algorithms for Iterative Array Multiplication
         
        
            Author : 
Nakamura, Shinji
         
        
            Author_Institution : 
Thayer School of Engineering, Dartmouth College
         
        
        
        
        
        
            Abstract : 
Algorithms for the parallel multiplication of two n- bit binary numbers by an iterative array of logic cells are discussed. The regular interconnection structures of the multiplier array cell elements, which are ideal for VLSI implementation, are described. The speed and hardware complexity of two new iterative array algorithms, both of which require n-cell delays for one n-bit × n-bit multiplication, are compared to a straightforward iterative array algorithm having a 2n-cell delay and its higher radix version having an n-cell delay.
         
        
            Keywords : 
Complexity; five-counter; iterative array; multiplication speed; parallel multiplication; partial-products; Computer applications; Delay effects; Hardware; Helium; Iterative algorithms; Iterative methods; Logic arrays; Parallel algorithms; Propagation delay; Very large scale integration; Complexity; five-counter; iterative array; multiplication speed; parallel multiplication; partial-products;
         
        
        
            Journal_Title : 
Computers, IEEE Transactions on
         
        
        
        
        
            DOI : 
10.1109/TC.1986.1676822