DocumentCode :
1154475
Title :
A Construction Method of High-Speed Decoders Using ROM´s for Bose–Chaudhuri–Hocquenghem and Reed–Solomon Codes
Author :
Okano, Hirokazu ; Imai, Hideki
Author_Institution :
Department of Information and Electronics, Tokuyama Technical College
Issue :
10
fYear :
1987
Firstpage :
1165
Lastpage :
1171
Abstract :
In this paper, some efficient methods of solving equations over Galois field GF(2m) are proposed. Using these algorithms, decoders for triple-and quadruple-error-correcting Bose–Chaudhuri–Hocquenghem (BCH) codes are shown. More- over, we propose a new method of making high-speed decoders for double-error-correcting/triple-error-detecting BCH or Reed- Solomon (RS) codes by adding a simple error-identifying circuit to a decoder for double-error-correcting codes. By incorporating ROM´s (read only memory) in a decoder, the complex logic circuits are eliminated and then we can easily construct a high- speed decoder. We evaluate the complexity of the decoders and show that each of them can be accommodated in a single chip LSI.
Keywords :
BCH decoders; Galois fields; LSI; Reed-Solomon decoders; error-correcting codes; read-only memories; solution of equations; Computer errors; Decoding; Equations; Error correction codes; Galois fields; Large scale integration; Logic circuits; Optical computing; Read only memory; Reed-Solomon codes; BCH decoders; Galois fields; LSI; Reed-Solomon decoders; error-correcting codes; read-only memories; solution of equations;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1987.1676857
Filename :
1676857
Link To Document :
بازگشت