Title :
Die stress characterization in flip chip on laminate assemblies
Author :
Rahim, M. Kaysar ; Suhling, Jeffrey C. ; Copeland, D. Scott ; Islam, M. Saiful ; Jaeger, Richard C. ; Lall, Pradeep ; Johnson, R. Wayne
Author_Institution :
Center for Adv. Vehicle Electron., Auburn Univ., AL, USA
Abstract :
Minimizing device side die stresses is especially important when multiple copper/low-k interconnect redistribution layers are present. Mechanical stress distributions in packaged silicon die resulting during assembly or environmental testing can be accurately characterized using test chips incorporating integral piezoresistive sensors. In this paper, measurements of thermally induced stresses in flip chip on laminate assemblies are presented. Transient die stress measurements have been made during underfill cure, and the room temperature die stresses in final cured assemblies have been compared for several different underfill encapsulants. In addition, stress variations have been monitored in the assembled flip chip die as the test boards were subjected to slow temperature changes from -40 to +150°C. Using these measurements and ongoing numerical simulations, valuable insight has been gained on the effects of assembly variables and underfill material properties on the reliability of flip chip packages.
Keywords :
flip-chip devices; laminates; microassembling; stress effects; -40 to 150 C; curing stresses; die stress characterization; flip chip; integral piezoresistive sensors; interconnect redistribution layers; laminate assembly; mechanical stress distributions; transient die stress measurements; Assembly; Copper; Flip chip; Laminates; Packaging; Semiconductor device measurement; Silicon; Stress measurement; Testing; Thermal stresses; Curing stresses; die stress; flip chip; piezoresistive sensor; test chip;
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
DOI :
10.1109/TCAPT.2005.854303