Title :
Drop impact reliability analysis of CSP packages at board and product levels through modeling approaches
Author :
Zhu, Liping ; Marcinkiewicz, Walt
Author_Institution :
Sony Ericsson Mobile Commun., Research Triangle Park, NC, USA
Abstract :
Chip scale package (CSP) and fine pitch ball grid array (BGA) packages have been increasingly used in portable electronic products such as mobile cell phones and PDA, etc. Drop impact which is inevitable during its usage could cause not only housing crack but also package to board interconnect failure, such as BGA solder breaks. Various drop tests have been used to ensure high reliability performance of packaging to withstand such impact and shock load. Due to extreme difficulty in directly measuring responses in solder joint during drop shock event, computer simulation based modeling approach has been increasingly played an important role in evaluating product reliability performance during product development. An advanced modeling technique with a comprehensive failure criterion including high strain rate effect needs to be developed to quantitatively evaluate package reliability performance especially in cross comparisons between different board and system level designs. In this paper, three drop tests have been modeled, namely, bare board drop, board with fixture drop or shock, and system level phone drop. Submodeling and explicit-implicit sequential modeling techniques are used to characterize the dynamic responses of CSP/BGA packages in different board designs. Failure criteria and effects of strain rate and edge support on BGA in multicomponent boards are also investigated. A validation test with data acquisition is used to correlate the test results with numerical results.
Keywords :
ball grid arrays; chip scale packaging; dynamic response; finite element analysis; impact testing; reliability; solders; BGA package; BGA solder breaks; bare board drop; chip scale package; computer simulation; data acquisition; drop impact modeling; drop impact reliability analysis; drop shock event; drop test; dynamic response; explicit-implicit sequential modeling technique; fine pitch ball grid array; finite element analysis; fixture drop; interconnect failure; multicomponent boards; solder joint; strain rate effect; Capacitive sensors; Cellular phones; Chip scale packaging; Computer simulation; Electric shock; Electronics packaging; Personal digital assistants; Product development; Soldering; Testing; Chip scale package/ball grid array (CSP/BGA); drop/impact modeling; finite element analysis (FEA);
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
DOI :
10.1109/TCAPT.2005.853591