DocumentCode :
1154933
Title :
Modeling the Effect of Redundancy on Yield and Performance of VLSI Systems
Author :
Koren, Israel ; Pradhan, Dhiraj K.
Issue :
3
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
344
Lastpage :
355
Abstract :
The incorporation of different forms of redundancy has been recently proposed for various VLSI and WSI designs. These include regular architectures, built by interconnecting a large number of a few types of system elements on a single chip or wafer. The motivation for introducing fault-tolerance (redundancy) into these architectures is two-fold: yield enhancement and performance (like computational availability) improvement.
Keywords :
Computational availability; VLSI designs; fault tolerance; redundancy; reliability; wafer-scale integration; yield; Analytical models; Availability; Circuit faults; Computer architecture; Fault tolerance; Fault tolerant systems; Integrated circuit interconnections; Redundancy; Technological innovation; Very large scale integration; Computational availability; VLSI designs; fault tolerance; redundancy; reliability; wafer-scale integration; yield;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1987.1676906
Filename :
1676906
Link To Document :
بازگشت