Title :
10+ gb/s 90-nm CMOS serial link demo in CBGA package
Author :
Rylov, Sergey ; Reynolds, Scott ; Storaska, Daniel ; Floyd, Brian ; Kapur, Mohit ; Zwick, Thomas ; Gowda, Sudhir ; Sorna, Michael
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
We report a 10+ Gb/s serial link demo chip with NRZ signaling in 90-nm CMOS. It consists of a full-rate 4:1 MUX with 8-tap feed-forward equalizer, a half-rate 1:4 DEMUX with programmable peaking pre-amplifier, and a parallel port interface. All coefficients of the 8-tap FIR filter have programmable polarity and magnitude. The chip is housed in CBGA package and has ESD protection devices on all pins. All clock signals are supplied externally. The measured maximum speeds of stand-alone transmitter and receiver are 11.7 Gb/s and 13.3 Gb/s, respectively, and maximum back-to-back operation speed (transmitter + receiver) is 11.4 Gb/s. The chip operates at 10 Gb/s over 20 ft of lossy cable with 20 dB attenuation at 5 GHz. All circuits in the chip use a single 1.0 V power supply, except TX output driver and RX input termination network, which use 1.4 V supply. Total power consumption of TX and RX from the two supplies is 280 mW.
Keywords :
CMOS integrated circuits; ball grid arrays; decision feedback equalisers; integrated circuit interconnections; 1.4 V; 10 Gbit/s; 11.4 Gbit/s; 11.7 Gbit/s; 13.3 Gbit/s; 20 dB; 20 ft; 280 mW; 90 nm; CBGA package; CMOS serial link; ESD protection; FIR filter; NRZ signaling; channel equalization; demultiplexer; feed forward equalizer; multiplexer; Clocks; Electrostatic discharge; Equalizers; Feedforward systems; Finite impulse response filter; Optical signal processing; Packaging; Pins; Protection; Transmitters; CBGA package; CMOS; channel equalization; feedforward equalizer; high-speed serial links; receiver; transmitter;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2005.848177