DocumentCode :
1155494
Title :
Minimum-Area Wiring for Slicing Structures
Author :
Luk, W.K. ; Sipala, Paolo ; Wong, C.K.
Author_Institution :
IBM Thomas J. Watson Research Center
Issue :
6
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
745
Lastpage :
760
Abstract :
In this paper we consider the problem of optimal wiring of VLSI circuits. The topological placement of the circuit elements (macros) on the chip is assumed to have a special hierarchical structure, i.e., to be a slicing floorplan, represented by a binary (slicing) tree. Instead of the usual objective of minimum wire length, we consider the problem of minimizing the overall area of the wired floorplan. For the case of a single multiterminal net connecting n macros, we obtain a wiring algorithm of complexity O(nd), where d is the depth of the slicing tree. The case of several multiterminal nets is still under investigation.
Keywords :
Minimum-area wiring; VLSI circuits; optimal wiring; slicing floorplans; Area measurement; Integrated circuit interconnections; Joining processes; Minimization; Printed circuits; Tree graphs; Very large scale integration; Wire; Wiring; Minimum-area wiring; VLSI circuits; optimal wiring; slicing floorplans;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1987.1676967
Filename :
1676967
Link To Document :
بازگشت