DocumentCode :
1156931
Title :
Active-feedback frequency-compensation technique for low-power multistage amplifiers
Author :
Lee, Hoi ; Mok, Philip K T
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Volume :
38
Issue :
3
fYear :
2003
fDate :
3/1/2003 12:00:00 AM
Firstpage :
511
Lastpage :
520
Abstract :
An active-feedback frequency-compensation (AFFC) technique for low-power operational amplifiers is presented in this paper. With an active-feedback mechanism, a high-speed block separates the low-frequency high-gain path and high-frequency signal path such that high gain and wide bandwidth can be achieved simultaneously in the AFFC amplifier. The gain stage in the active-feedback network also reduces the size of the compensation capacitors such that the overall chip area of the amplifier becomes smaller and the slew rate is improved. Furthermore, the presence of a left-half-plane zero in the proposed AFFC topology improves the stability and settling behavior of the amplifier. Three-stage amplifiers based on AFFC and nested-Miller compensation (NMC) techniques have been implemented by a commercial 0.8-μm CMOS process. When driving a 120-pF capacitive load, the AFFC amplifier achieves over 100-dB dc gain, 4.5-MHz gain-bandwidth product (GBW) , 65° phase margin, and 1.5-V/μs average slew rate, while only dissipating 400-μW power at a 2-V supply. Compared to a three-stage NMC amplifier, the proposed AFFC amplifier provides improvement in both the GBW and slew rate by 11 times and reduces the chip area by 2.3 times without significant increase in the power consumption.
Keywords :
CMOS analogue integrated circuits; active networks; circuit stability; compensation; feedback amplifiers; integrated circuit design; low-power electronics; operational amplifiers; 0.8 micron; 100 dB; 120 pF; 2 V; 400 muW; CMOS process; active-feedback frequency compensation; capacitive load driving; compensation capacitors; dc gain; gain-bandwidth product; high gain wide bandwidth; high-frequency signal path; high-speed block; left-half-plane zero; low-frequency high-gain path; low-power multistage amplifiers; low-power operational amplifiers; nested-Miller compensation techniques; overall amplifier chip area; phase margin; power consumption; power dissipation; settling behavior; slew rate; stability; Bandwidth; CMOS technology; Capacitors; Frequency; Network topology; Operational amplifiers; Power amplifiers; Stability; Threshold voltage; Transconductance;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.808326
Filename :
1183860
Link To Document :
بازگشت