DocumentCode :
1157350
Title :
Semisystolic incremental realization of FIR digital filters using ternary arithmetic
Author :
Raheli, Riccardo ; Franks, Lewis E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
Volume :
37
Issue :
8
fYear :
1989
fDate :
8/1/1989 12:00:00 AM
Firstpage :
1231
Lastpage :
1240
Abstract :
A fully incremental realization of finite impulse response (FIR) filters is presented in which ternary, incremental representations are used for all the signals in the structure and the impulse response. Delta modulation (DM) is used for this purpose, allowing a considerable simplification of the arithmetic involved in the filtering operations. Simulation showed that the proposed DM-adder has lower mean-square error (MSE) and reduced processing delay with respect to existing DM-adders, while demonstrating the feasibility of the proposed modular incremental realization for FIR filters
Keywords :
digital arithmetic; digital filters; filtering and prediction theory; FIR digital filters; delta modulation; finite impulse response; impulse response; ternary arithmetic; Computer architecture; Delta modulation; Digital arithmetic; Digital filters; Digital signal processing; Encoding; Filtering; Finite impulse response filter; Signal processing; Transversal filters;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/29.31271
Filename :
31271
Link To Document :
بازگشت