Title :
Optimization of single-gate carbon-nanotube field-effect transistors
Author :
Ungersboeck, Enzo ; Pourfath, Mahdi ; Kosina, Hans ; Gehring, Andreas ; Cheong, Byoung-Ho ; Park, Wan-Jun ; Selberherr, Siegfried
Author_Institution :
Inst. for Microelectron., Vienna, Austria
Abstract :
The performance of Schottky-barrier carbon-nanotube field-effect transistors (CNTFETs) critically depends on the device geometry. Asymmetric gate contacts, the drain and source contact thickness, and inhomogenous dielectrics above and below the nanotube influence the device operation. An optimizer has been used to extract geometries with steep subthreshold slope and high Ion/Ioff ratio. It is found that the best performance improvements can be achieved using asymmetric gates centered above the source contact, where the optimum position and length of the gate contact varies with the oxide thickness. The main advantages of geometries with asymmetric gate contacts are the increased Ion/Ioff ratio and the fact that the gate voltage required to attain minimum drain current is shifted toward zero, whereas symmetric geometries require Vg=Vd/2. Our results suggest that the subthreshold slope of single-gate CNTFETs scales linearly with the gate-oxide thickness and can be reduced by a factor of two reaching a value below 100 mV/dec for devices with oxide thicknesses smaller than 5 nm by geometry optimization.
Keywords :
Schottky gate field effect transistors; carbon nanotubes; nanoelectronics; nanotube devices; optimisation; C; Schottky-barrier carbon-nanotube field-effect transistors; asymmetric gate contacts; drain contact thickness; drain current; gate voltage; gate-oxide thickness; geometry optimization; inhomogenous dielectrics; nanoelectronics; single-gate carbon-nanotube field-effect transistors; source contact thickness; symmetric geometries; CNTFETs; Charge carrier processes; Dielectric devices; FETs; Geometry; Nanoscale devices; Nonuniform electric fields; Schottky barriers; Thermal conductivity; Voltage; Carbon nanotubes (CNTs); field-effect transistors (FETs); nanoelectronics; optimization methods;
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2005.851402