Title : 
Improving Power-Delay Performance of Ultra-Low-Power Subthreshold SCL Circuits
         
        
            Author : 
Tajalli, Armin ; Alioto, Massimo ; Leblebici, Yusuf
         
        
            Author_Institution : 
Microelectron. Syst. Lab. (LSM), Swiss Fed. Inst. of Technol. (EPFL), Lausanne
         
        
        
        
        
        
        
            Abstract : 
This brief presents a technique for improving the power-delay performance of subthreshold source-coupled logic (SCL) circuits. Based on the proposed approach, a source-follower buffer stage is used at the output of each SCL stage. Analytical results confirmed by measurements in 0.18-mum CMOS technology show an improvement by a factor of as high as 2.4 in power-delay product (PDP). It is also shown that the proposed technique can be used for implementing subthreshold ultra-low power SCL logic gates with a better power and area efficiency, compared to the traditional SCL subthreshold circuits. An optimized approach is proposed to improve the power efficiency of ultra-low power STSCL library cells.
         
        
            Keywords : 
CMOS digital integrated circuits; logic circuits; logic gates; CMOS technology; library cells; logic gates; power-delay performance; power-delay product; source-follower buffer; ultra-low-power subthreshold source-coupled logic circuits; Source-coupled logic (SCL); subthreshold SCL (STSCL); ultralow-power circuits; weak inversion SCL (WiSCL);
         
        
        
            Journal_Title : 
Circuits and Systems II: Express Briefs, IEEE Transactions on
         
        
        
        
        
            DOI : 
10.1109/TCSII.2008.2011603