DocumentCode :
1160961
Title :
Testing for multiple faults in domino-CMOS logic circuits
Author :
Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
Volume :
7
Issue :
1
fYear :
1988
fDate :
1/1/1988 12:00:00 AM
Firstpage :
109
Lastpage :
116
Abstract :
The problem of multiple faults detection in domino-CMOS logic circuits is considered. The multiple faults can be of the stuck-open and stuck-on types. It is shown that a multiple fault in the domino-CMOS circuit can be mapped to a multiple stuck-at fault in its gate-level model. A method is given to initialize the domino-CMOS circuit and apply a multiple stuck-at fault test set based on the gate-level model of the circuit. This results in the detection of all multiple faults having detectable consistent faults. The problem of test set invalidation due to arbitrary signal delays is easily taken care of in domino-CMOS circuits, making such an implementation of a function even more attractive than a fully complementary CMOS implementation, from the testability point of view
Keywords :
CMOS integrated circuits; integrated circuit testing; integrated logic circuits; logic testing; domino-CMOS logic circuits; gate-level model; multiple faults detection; multiple faults testing; multiple stuck-at fault test set; stuck-on; stuck-open; CMOS technology; Circuit faults; Circuit testing; Clocks; Delay; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Semiconductor device modeling;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.3138
Filename :
3138
Link To Document :
بازگشت