DocumentCode :
1162256
Title :
An asynchronous GaAs MESFET static RAM using a new current mirror memory cell
Author :
Chandna, A. ; Brown, R.B.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Volume :
29
Issue :
10
fYear :
1994
fDate :
10/1/1994 12:00:00 AM
Firstpage :
1270
Lastpage :
1276
Abstract :
An experimental 1-kb GaAs MESFET static RAM using a new memory cell has been designed, fabricated and tested. The new memory cell is not subject to the destructive read problems that constrain the design of the conventional six-transistor memory cell. The biasing arrangement for this new cell minimizes the leakage currents associated with unselected bits attached to a column, maximizing the number of bits allowed per column. This new memory cell also provides a much larger access current for readout than is possible using a conventional memory cell of the same area and cell power. A write time of 1.0 ns and address access times of between 1.0 and 2.3 ns have been obtained from a 1-kb test circuit. A cell area of 350 μm2 and cell current of 60 μA were achieved using a conventional E/D process
Keywords :
III-V semiconductors; SRAM chips; cellular arrays; field effect integrated circuits; gallium arsenide; integrated circuit testing; 1 kbit; 1.0 to 2.3 ns; 60 muA; E/D process; GaAs; GaAs MESFET; access current; address access times; asynchronous static RAM; biasing arrangement; cell area; cell current; current mirror memory cell; leakage currents; write time; Circuit testing; Diodes; Driver circuits; Gallium arsenide; Leakage current; MESFETs; Mirrors; Random access memory; Read-write memory; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.315214
Filename :
315214
Link To Document :
بازگشت