DocumentCode :
1162851
Title :
Using statecharts for hardware description and synthesis
Author :
Drusinsky, Doron ; Harel, David
Author_Institution :
Weizmann Inst. of Sci., Rehovot, Israel
Volume :
8
Issue :
7
fYear :
1989
fDate :
7/1/1989 12:00:00 AM
Firstpage :
798
Lastpage :
807
Abstract :
Statecharts have been proposed recently as a visual formalism for the behavioral description of complex systems. They extend classical state diagrams in several ways, while retaining their formality and visual nature. The authors argue that statecharts can be beneficially used as a behavioral hardware description language. They illustrate some of the main features of the approach, including: hierarchical decomposition, multilevel timing specifications and flexible concurrency and synchronization capabilities. The authors also present a VLSI synthesis methodology by which layer area and delay periods can be reduced relative to the conventional finite-state-machine (FSM) synthesis method
Keywords :
VLSI; circuit layout CAD; finite automata; specification languages; VLSI synthesis methodology; behavioral description; behavioral hardware description language; classical state diagrams; delay periods; flexible concurrency; hardware description; hierarchical decomposition; layer area; multilevel timing specifications; statecharts; synchronization capabilities; visual formalism; Aerospace industry; Air traffic control; Aircraft; Automata; Concurrent computing; Control system synthesis; Delay; Hardware design languages; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.31537
Filename :
31537
Link To Document :
بازگشت