DocumentCode :
1162914
Title :
Generation of performance constraints for layout
Author :
Nair, Ravi ; Berman, Leonard ; Hauge, Peter S. ; Yoffa, Ellen J.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
8
Issue :
8
fYear :
1989
fDate :
8/1/1989 12:00:00 AM
Firstpage :
860
Lastpage :
874
Abstract :
Methods are presented for generating bounds on interconnection delays in a combinational network having specified timing requirements at its input and output terminals. An automatic placement program that uses wirability as its primary objective could use these delay bounds to generate length or capacitance bounds for interconnection nets as secondary objectives. Thus, unlike previous timing-driven placement algorithms, the desired performance of the circuit is guaranteed when a wirable placement meeting these objectives is found. Fast algorithms are provided that maximize the delay range, and hence the margin for error in layout, for various types of timing constraint
Keywords :
circuit layout CAD; combinatorial circuits; delays; automatic placement program; capacitance bounds; circuit layout CAD; combinational network; delay bounds; interconnection delays; length bounds; wirability; Capacitance; Clocks; Delay estimation; Digital systems; Helium; Integrated circuit interconnections; Logic; Propagation delay; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.31546
Filename :
31546
Link To Document :
بازگشت