• DocumentCode
    11636
  • Title

    A Digital Phase-Locked Loop With Calibrated Coarse and Stochastic Fine TDC

  • Author

    Samarah, Amer ; Carusone, Anthony Chan

  • Author_Institution
    Edward S. Rogers Sr. Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
  • Volume
    48
  • Issue
    8
  • fYear
    2013
  • fDate
    Aug. 2013
  • Firstpage
    1829
  • Lastpage
    1841
  • Abstract
    A coarse-fine time-to-digital converter (TDC) is presented with a calibrated coarse stage followed by a stochastic fine stage. On power-up, a calibration algorithm based on a code density test is used to minimize nonlinearities in the coarse TDC. By using a balanced mean method, the number of registers required for the calibration algorithm is reduced by 30%. Based upon the coarse TDC output, the appropriate clock signals are multiplexed into the stochastic fine TDC. The TDC is incorporated into a 1.99-2.5-GHz digital phase-locked loop (DPLL) in 0.13-μm CMOS. The DPLL consumes a total of 15.2 mW of which 4.4 mW are consumed in the TDC. Measurements show an in-band phase noise of -107 dBc/Hz which is equivalent to 4-ps TDC resolution, approximately an order of magnitude better than an inverter delay in this process technology. The integrated random jitter is 213 fs rms for a 2-GHz output carrier frequency with 700-kHz loop bandwidth. The calibration reduces worst-case spurs by 16 dB.
  • Keywords
    CMOS integrated circuits; calibration; digital phase locked loops; phase noise; stochastic processes; time-digital conversion; CMOS process; DPLL; balanced mean method; bandwidth 700 kHz; calibrated coarse TDC; calibration algorithm; clock signals; coarse-fine time-to-digital converter; code density test; digital phase-locked loop; frequency 1.99 GHz to 2.5 GHz; in-band phase noise; power 15.2 mW; power 4.4 mW; size 0.13 mum; stochastic fine TDC; time 213 fs; time 4 ps; Calibration; Clocks; Delays; Inverters; Phase locked loops; Phase noise; Bang bang; TDC calibration; coarse–fine time- to-digital converter (TDC); code density test; digital loop filter; digital phase-locked loop (DPLL); digitally controlled oscillator (DCO); nonlinearities; stochastic TDC;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2259031
  • Filename
    6547759