DocumentCode :
1164238
Title :
A Power-Efficient Multipin ILP-Based Routing Technique
Author :
Youssef, Ahmed ; Yang, Zhen ; Anis, Mohab ; Areibi, Shawki ; Vannelli, Anthony ; Elmasry, Mohamed
Author_Institution :
Intel, Santa Clara, CA, USA
Volume :
57
Issue :
1
fYear :
2010
Firstpage :
225
Lastpage :
235
Abstract :
With the ever increasing die sizes and the accompanied increase in the average global interconnect length, delay-optimal-routing and buffer-insertion techniques are significantly straining the power budget of modern ICs. To mitigate the impact of the power consumed by the interconnects and buffers, a power-efficient multipin routing technique is proposed in this paper. The problem is based on a graph representation of the routing possibilities, with the objective of identifying the minimum power path between the interconnect source and set of sinks. The technique is tested by applying it to the International Symposium on Physical Design and IBM benchmarks to verify the accuracy, complexity, and solution quality. Results obtained indicate that an average power saving as high as 32% for the 130-nm technology is achieved with no impact on the maximum chip frequency.
Keywords :
buffer circuits; graph theory; integrated circuit interconnections; power consumption; IBM benchmarks; International Symposium; buffer-insertion techniques; delay-optimal-routing techniques; global interconnect length; graph representation; maximum chip frequency; modern IC; physical design; power budget; power-efficient multipin routing technique; size 130 nm; Global routing; interconnect optimization; power management;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2015602
Filename :
4785191
Link To Document :
بازگشت