DocumentCode :
1166889
Title :
Optimal common-mode Voltage reduction PWM technique for inverter control with consideration of the dead-time effects-part I: basic development
Author :
Lai, Yen-Shin ; Shyu, Fu-San
Author_Institution :
Dept. of Electr. Eng., Nat. Taipei Univ. of Technol., Taiwan
Volume :
40
Issue :
6
fYear :
2004
Firstpage :
1605
Lastpage :
1612
Abstract :
The objective of this paper is to investigate the optimal common-mode voltage reduction pulsewidth modulation (PWM) technique when dead-time effect is taken into account. The effect of dead time on common-mode voltage for inverter control and the associated solution are discussed. Based upon these results, an optimal common-mode voltage reduction PWM technique, which requires no extra voltage/current sensors and compensation mechanism while not being affected by the dead time, is recommended. The common-mode voltage can be reduced to one-third for the inverter with diode front end, which is widely used in industry. Intensive measured results are presented to fully support the claims.
Keywords :
PWM invertors; voltage control; PWM technique; common-mode voltage reduction; dead-time effect; inverter control; pulse width modulation technique; Delay effects; Diodes; Electromagnetic interference; Industry Applications Society; Leg; Optimal control; Pulse width modulation; Pulse width modulation inverters; Space vector pulse width modulation; Voltage control; 65; Common-mode voltage; PWM; pulsewidth modulation; space-vector modulation;
fLanguage :
English
Journal_Title :
Industry Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
0093-9994
Type :
jour
DOI :
10.1109/TIA.2004.836149
Filename :
1360007
Link To Document :
بازگشت