DocumentCode :
1167439
Title :
A VLSI High-Performance Priority Encoder Using Standard CMOS Library
Author :
Abdel-Hafeez, Saleh ; Harb, Shadi
Author_Institution :
Jordan Univ. of Sci. & Technol., Irbid
Volume :
53
Issue :
8
fYear :
2006
Firstpage :
597
Lastpage :
601
Abstract :
A novel high-performance priority encoder design using standard CMOS library cell is proposed. The new encoder design implementation accommodates both high- and low-priority functionalities with scalable design structure through a special prefixing scheme. The prefixing scheme is applied to minimize the entire propagation delay and exploit the shared hardware between the high- and low-priority evaluation logics circuitry. The proposed encoder shows significant improvement in terms of speed, robustness for top-level floor plan routing, and modularity with pattern structure in compared to the existing encoder designs. Simulation results are conducted for different encoder inputs through 0.15-mum TSMC CMOS technology, where 32-bit priority encoder is used as a test vehicle for comparison improvement measurements. The expected results show that the 32-bit encoder is operating at a maximum of 667-MHz operating frequency with total count of 1106 transistors and a maximum power consumption of total 13.8 mW
Keywords :
CMOS logic circuits; VLSI; circuit layout; encoding; logic design; 0.15 micron; 13.8 mW; 667 MHz; CMOS technology; VLSI; logic circuit; pattern structure; prefixing scheme; priority encoder design; propagation delay; top-level floor plan routing; CMOS logic circuits; CMOS technology; Circuit simulation; Hardware; Libraries; Logic circuits; Propagation delay; Robustness; Routing; Very large scale integration; 0.15-; 32-bit encoder; 667 MHz; high- or low-priority encoder; modularity; prefixing scheme;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.876412
Filename :
1683963
Link To Document :
بازگشت