Title :
New improved low power and high SNM single metal SRAM in 32 nm technology
Author :
Saurabh ; Shekhar, Shashi ; Purwar, Archana ; Biswas, Santosh
Author_Institution :
Electron. & Commun. Eng., LNM Inst. of Inf. Technol., Jaipur, India
Abstract :
The driving forces behind the need for the development of different SRAM designs are power dissipation and delay reduction along with improvement of cell stability. SRAM cell stability assessment is traditionally based on static criteria of data stability calculated through Static Noise Margin. This paper focuses on comparison of two SRAM designs by calculation of power consumption; write delay and stability based on SNM for frequencies up to 5 GHz. The new improved single metal SRAM design is better than conventional double metal SRAM design as- on chip area utilization is reduced by 8.7%, write 1 delay by 4.26% and write 0 delay by 3.15%. Also, single metal SRAM design is slightly more stable because SNM is improved marginally from 124.16 mV to 124.36 mV which is nearly 0.16%.
Keywords :
SRAM chips; logic design; power aware computing; power consumption; SNM single metal SRAM; SRAM cell stability assessment; SRAM design; delay reduction; on chip area utilization; power consumption; power dissipation; size 32 nm; static noise margin; static random access memory; Metals; Noise; Power demand; SRAM cells; Stability criteria; Butterfly Curve; CMOS; Delay; Power Dissipation; SNM;
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2353-3
DOI :
10.1109/ICCCI.2014.6921796