Title :
Timing-driven routing for FPGAs based on Lagrangian relaxation
Author :
Lee, Seokjin ; Wong, Martin D F
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas, Austin, TX, USA
fDate :
4/1/2003 12:00:00 AM
Abstract :
As interconnection delay plays an important role in determining circuit performance in field programmable gate arrays (FPGAs), timing-driven FPGA routing has received much attention recently. In this paper, we present a new timing-driven routing algorithm for FPGAs. The algorithm minimizes critical path delay for a given placed circuit using the Lagrangian relaxation technique. Lagrangian multipliers used to relax timing constraints are updated by subgradient method over iterations. Incorporated into the cost function, these multipliers guide the router to construct a routing tree for each net. During routing, the congestion constraints on each routing resource are also handled to route circuits successfully. Experimental results on benchmark circuits show that our approach outperforms the state-of-the-art versatile place and route router.
Keywords :
circuit layout CAD; circuit optimisation; delays; field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; relaxation theory; timing; trees (mathematics); FPGAs; Lagrangian relaxation; Lagrangian relaxation technique; benchmark circuits; circuit performance; congestion constraints; cost function; critical path delay; field programmable gate arrays; interconnection delay; routing tree; subgradient method; timing constraints; timing-driven routing; Circuit optimization; Cost function; Delay; Field programmable gate arrays; Integrated circuit interconnections; Lagrangian functions; Programmable logic arrays; Prototypes; Routing; Timing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2003.809645