Title :
Low-overhead hard real-time aware interconnect network router
Author :
Kinsy, Michel A. ; Devadas, Srinivas
Author_Institution :
Dept. of Comput. & Inf. Sci., Univ. of Oregon, Eugene, OR, USA
Abstract :
The increasing complexity of embedded systems is accelerating the use of multicore processors in these systems. This trend gives rise to new problems such as the sharing of on-chip network resources among hard real-time and normal best effort data traffic. We propose a network-on-chip router that provides predictable and deterministic communication latency for hard real-time data traffic while maintaining high concurrency and throughput for best-effort/general-purpose traffic with minimal hardware overhead. The proposed router requires less area than non-interfering networks, and provides better Quality of Service (QoS) in terms of predictability and determinism to hard real-time traffic than priority-based routers. We present a deadlock-free algorithm for decoupled routing of the two types of traffic. We compare the area and power estimates of three different router architectures with various QoS schemes using the IBM 45-nm SOI CMOS technology cell library. Performance evaluations are done using three realistic benchmark applications: a hybrid electric vehicle application, a utility grid connected photovoltaic converter system, and a variable speed induction motor drive application.
Keywords :
multiprocessing systems; network-on-chip; IBM 45-nm SOI CMOS technology cell library; QoS schemes; deadlock-free algorithm; decoupled routing; deterministic communication latency; embedded systems; hybrid electric vehicle application; low overhead hard real time aware interconnect network router; minimal hardware overhead; multicore processors; network-on-chip router; noninterfering networks; on-chip network resources; priority-based routers; quality of service; real time data traffic; real time traffic; router architectures; utility grid connected photovoltaic converter system; variable speed induction motor drive application; Computer architecture; Ports (Computers); Quality of service; Real-time systems; Resource management; Routing; Switches;
Conference_Titel :
High Performance Extreme Computing Conference (HPEC), 2014 IEEE
Conference_Location :
Waltham, MA
Print_ISBN :
978-1-4799-6232-7
DOI :
10.1109/HPEC.2014.7040976