DocumentCode :
1173692
Title :
Design and Analysis of Ultra Low Power True Single Phase Clock CMOS 2/3 Prescaler
Author :
Krishna, Manthena Vamshi ; Do, Manh Anh ; Yeo, Kiat Seng ; Boon, Chirn Chye ; Lim, Wei Meng
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
Volume :
57
Issue :
1
fYear :
2010
Firstpage :
72
Lastpage :
82
Abstract :
In this paper the power consumption and operating frequency of true single phase clock (TSPC) and extended true single phase clock (E-TSPC) frequency prescalers are investigated. Based on this study a new low power and improved speed TSPC 2/3 prescaler is proposed which is silicon verified. Compared with the existing TSPC architectures the proposed 2/3 prescaler is capable of operating up to 5 GHz and ideally, a 67% reduction of power consumption is achieved when compared under the same technology at supply voltage of 1.8 V. This extremely low power consumption is achieved by radically decreasing the sizes of transistors, reducing the number of switching stages and blocking the power supply to one of the D flip-flops (DFF) during Divide-by-2 operation. A divide-by-32/33 dual modulus prescaler implemented with this 2/3 prescaler using a chartered 0.18 ??m CMOS technology is capable of operating up to 4.5 GHz with a power consumption of 1.4 mW.
Keywords :
CMOS logic circuits; clocks; flip-flops; prescalers; CMOS technology; D flip-flops; dual modulus prescaler; extended true single phase clock frequency prescalers; power 1.4 mW; power consumption; size 0.18 mum; ultralow-power true single phase clock CMOS prescaler; voltage 1.8 V; D-flip-flop (DFF); dual modulus prescalers; frequency dividers; frequency synthesizer; high speed digital circuits; true single-phase clock (TSPC);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2016183
Filename :
4787081
Link To Document :
بازگشت