Title :
Development of custom vector accelerator for high-performance speech coding
Author :
Chouliaras, V.A. ; Nunez, J.L. ; Koutsomyti, K. ; Parr, S.R. ; Mulvaney, D.J. ; Datta, S.
Author_Institution :
Dept. of Electron. & Electr. Eng., Loughborough Univ., UK
Abstract :
The addition of custom vector instructions to the G.729A speech coding algorithm is shown to reduce significantly its computational complexity. The identified vector extensions are implemented in the form of a configurable vector accelerator, tightly coupled to a 32 bit Sparc V8-compliant reduced instruction set (RISC) processor. Architectural simulation demonstrates that a reduction in complexity of up 60%, for a vector length of sixteen 16 bit elements, is achievable in current VLSI technology.
Keywords :
VLSI; code standards; computational complexity; microprocessor chips; reduced instruction set computing; speech coding; G.729A speech coding algorithm; RISC processor; Sparc V8-compliant reduced instruction set processor; VLSI technology; architectural simulation; computational complexity; custom vector accelerator; high performance speech coding;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20046094