DocumentCode :
1175453
Title :
MOTIS-An MOS timing simulator
Author :
Chawla, Basant R. ; Gummel, Hermann K. ; Kozak, Paul
Volume :
22
Issue :
12
fYear :
1975
fDate :
12/1/1975 12:00:00 AM
Firstpage :
901
Lastpage :
910
Abstract :
A new circuit simulator is described which combines the gate-to-gate signal propagation technique used in logic simulators with detailed device representation and circuit analysis at the gate level. MOTIS is specialized for analyses of MOS logic circuits during the prelayout and postlayout phases of a design. The device modeling takes account of the back-gate bias effects and the bidirectionality of transmission gates. The simulation mechanism and the detailed device modeling lead to simulation of the dependence of propagation delays on input waveforms. The loading and device capacitances are assumed to be constant and bootstrapping effects are not simulated. The simulator has been implemented on a minicomputer having a 32K-word memory of 16-bit words, a disk module, and a storage CRT/keyboard terminal. This configuration allows simulation of circuits having 1000 gates with an operational speed of approximately 2 ms of real time per gate per nanosecond of circuit time.
Keywords :
Computer applications, circuit design; MOSFET logic circuits; Solid-state integrated circuits; Analytical models; Capacitance; Cathode ray tubes; Circuit analysis; Circuit simulation; Logic circuits; Logic devices; Microcomputers; Propagation delay; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1975.1084003
Filename :
1084003
Link To Document :
بازگشت